

## **EUROPEAN COMMISSION**

HORIZON 2020 PROGRAMME TOPIC H2020-LCE-07-2016-2017 Developing the next generation technologies of renewable electricity and heating/cooling

GA No. 727523

### Next – generation interdigitated back-contacted silicon heterojunction solar cells and modules by design and process innovations



# **NextBase - Deliverable report**

# D3.2- Optimized thermal processes for bulk lifetime improvement



| Deliverable No.     | NextBase D3.2                                             |  |
|---------------------|-----------------------------------------------------------|--|
| Related WP          | WP3                                                       |  |
| Deliverable Title   | Optimized thermal processes for bulk lifetime improvement |  |
| Deliverable Date    | 2018-03-31                                                |  |
| Deliverable Type    | REPORT                                                    |  |
| Dissemination level | Confidential – member only (CO)                           |  |
| Author(s)           | Hariharsudan Sivaramakrishnan Radhakrishnan (imec)        |  |
|                     | Menglei Xu (imec)                                         |  |

#### Disclaimer/ Acknowledgment



\*\*\*\* Copyright ©, all rights reserved. This document or any part thereof may not be made public or disclosed, copied or otherwise reproduced or used in any form or by any means, without prior permission in writing from the NextBase Consortium. Neither the NextBase Consortium nor any of its members, their officers, employees or agents shall be liable or responsible, in negligence or otherwise, for any loss, damage or expense whatever sustained by any person as a result of the use, in any manner or form, of any knowledge, information or data contained in this document, or due to any inaccuracy, omission or error therein contained.

All Intellectual Property Rights, know-how and information provided by and/or arising from this document, such as designs, documentation, as well as preparatory material in that regard, is and shall remain the exclusive property of the NextBase Consortium and any of its members or its licensors. Nothing contained in this document shall give, or shall be construed as giving, any right, title, ownership, interest, license or any other right in or to any IP, know-how and information.

This project has received funding from the European Union's Horizon 2020 research and innovation programme under grant agreement No 727523. The information and views set out in this publication does not necessarily reflect the official opinion of the European Commission. Neither the European Union institutions and bodies nor any person acting on their behalf, may be held responsible for the use which may be made of the information contained therein.



# Publishable summary

The impact of high-temperature thermal processes on n-type Cz wafers from 2 different ingots with different resistivity profiles (WN16C417**3200** and WN16C417**4200**) from Norwegian Crystal was investigated. POCl<sub>3</sub> diffusion at 845°C was performed on wafers from the "top" and "end" regions of these ingots and the changes in bulk quality and bulk resistivity were monitored. It was found that even before the POCl<sub>3</sub> diffusion, the quality of the wafers were high enough to exceed the lifetime/resistivity ratio target of 2 ms/ $\Omega$ .cm. In addition, the wafers of ingot WN16C417**3200** were found to be higher in lifetime and resistivity compared to WN16C417**4200**.

After POCl<sub>3</sub> diffusion, the minority carrier lifetimes measured on untextured wafers of both ingots were about twice as high compared to those measured on wafers that were untreated. Moreover, the bulk resistivity values of the wafers increased after the high-temperature treatment due to thermal donor killing. The strongest effect was seen for the "top" wafers and in particular for wafers of ingot WN16C417**3200**.

On textured wafers, the measured lifetimes were lower, and the 2 ms/ $\Omega$ .cm line was only exceeded for the gettered wafers of WN16C417**4200**, while the lifetime target of 3 ms on textured wafers was exceeded for wafers of ingot WN16C417**3200** and the "top" wafers of WN16C417**4200**. By determining the implied V<sub>oc</sub> and implied FF, and calculating the implied efficiency, it can be estimated that gettering can lead to an improvement of ~0.5% in the final cell efficiency.